# Anomalous Electrical Behavior of 4H-SiC Schottky Diodes in Presence of Stacking Faults

Marilena Vivona<sup>1,a\*</sup>, Patrick Fiorenza<sup>1,b</sup>, Viviana Scuderi<sup>1,c</sup>, Francesco La Via<sup>1,d</sup>, Filippo Giannazzo<sup>1,e</sup> and Fabrizio Roccaforte<sup>1,f</sup>

<sup>1</sup>CNR-IMM, Strada VIII n.5, Zona Industriale, I-95121, Catania, Italy

<sup>a</sup>\*marilena.vivona@imm.cnr.it, <sup>b</sup>patrick.fiorenza@imm.cnr.it, <sup>c</sup>viviana.scuderi@imm.cnr.it, <sup>d</sup>francesco.lavia@imm.cnr.it, <sup>e</sup>filippo.giannazzo@imm.cnr.it, <sup>f</sup>fabrizio.roccaforte@imm.cnr.it

\*corresponding author

Keywords: Schottky diodes, current transport mechanisms, stacking faults

**Abstract.** In this work, we investigated the impact of crystallographic defects (specifically stacking faults, SFs) on the mechanisms of the current transport in 4H-SiC Schottky contacts. The electrical characteristics were studied under both forward and reverse bias. In particular, while the presence of SFs under the contact did not show a significant impact on the forward characteristics of the Schottky diode, a significant increase in the leakage current occurred under reverse bias in defective diodes. This anomalous behavior can be explained by a space-charge limited current model, consistent with the presence of a trapping state distribution in the 4H-SiC gap. An increase of the reverse bias above 30 V leads to a complete trap filling. The weak temperature-dependence of the leakage current observed at highest voltage suggests that a tunneling of the carriers through the barrier can be also present.

## Introduction

Owing to the good crystalline quality of the material and the current device processing maturity, 4H-SiC Schottky barrier diodes (SBDs) are today widely used in several applications [1,2]. However, in order to further optimize their performances, understanding the physics ruling the contact properties still remains a subject of intensive investigations [3,4]. In particular, the deviations from the ideal electrical behavior of the diode can be a signature of the presence of defects in the device active area, generated during either material growth or device fabrication. Hence, understanding the current transport in defective devices always deserves specific attention. In this context, while the effects of stacking faults (SFs) on the electrical behavior of p-n junctions have been extensively investigated in 4H-SiC [5], less work has been done in the case of SBDs, where debated results have been reported [6,7]. For instance, Kojima et al. reported that the presence of very few SFs in 4H-SiC epilayers causes a relevant increase of the reverse leakage current in Schottky diodes [6], whereas only a small reduction of the Schottky barrier height was observed by Konishi et al. in the presence of a significant amount of SFs under the anode of SDBs [9]. In other cases, even with the occurrence of a relevant reduction of the Schottky barrier (0.25 eV) under forward bias, no clear correlation with the leakage current is observed [9]. Hence, additional investigation is necessary to understand and quantitatively assess the impact of SFs. In particular, it is important to clarify their effects on the electrical current transport mechanisms in 4H-SiC Schottky diodes.

In the present work, we analyzed the anomalous electrical behavior observed in Schottky diodes under reverse bias and correlated it with the presence of SFs. In particular, we proposed for the first time a physical model based on space-charge limited current to explain the increase of the reverse leakage current and its temperature behavior in the presence of SFs.

#### **Experimental Details**

The starting material was a 6.5  $\mu$ m-thick n-type 4H-SiC (0001) epilayer, with nitrogen doping of  $1.0 \times 10^{16}$  cm<sup>-3</sup>, grown onto a heavily doped 200 mm size substrate. From this wafer, two sample pieces, located in a lateral region at around 65 mm from the center, were cut and used to fabricate Schottky diodes by optical lithography and lift-off processes. The devices consisted in a large area back-side nickel silicide Ohmic contact [10] and circular tungsten (W) Schottky contacts with a diameter of 300  $\mu$ m on the front side [11]. The contacts were subjected to thermal annealing treatment at 700 °C for 10 min in N<sub>2</sub> atmosphere. The schematic representation of the sample location over the



**Fig. 1.** a) Schemtaic view of the location on the 4H-SiC wafer for the samples under study. b) Cross-section scheme of the fabricated contacts.

wafer and the cross-section view of the contacts are represented in Figs. 1a and 1b, respectively. An electrical characterization was performed by means of current–voltage (I–V) measurements, under both forward and reverse bias and with testing temperature varying in the range 25-150 °C, and capacitance-voltage (C-V) measurements. The electrical curves were acquired in a Karl-Suss MicroTec probe station equipped with a parameter analyzer. Furthermore, the sample quality was inspected by micro-photoluminescence ( $\mu$ -PL) carried out by a Horiba Jobin Yvon HR800 spectrometer under excitation line at 325 nm (He-Cd laser). Morphological measurements at nanometric scale were also performed by an Atomic Force Microscopy (AFM) system (Digital Instrument D3100) equipped with a Nanoscope V controller and combined with in-plan Scanning Capacitance Microcopy (SCM) analysis [12].

## **Results and Discussion**

Firstly, we investigated the electrical characteristics of the material by means of I-V measurements on a set of diodes fabricated in the two samples. In particular, Figs. 2a and 2b reports the current density-voltage (J-V) curves under forward and reverse bias, respectively, for the diodes in the central



Fig. 2. Forward and reverse current density- voltage (J-V) characteristics acquired in diodeds fabricated in the central region (a and b) and in a lateral region (c and d) of the wafer.

region, while fig. 2c and 2d are related to the forward and reverse characteristics of the diodes located in the sample from lateral region. The forward characteristics in both samples (Fig.2a and 2c) presented an extended linear region in the semilog plot that can be described by the thermionic emission (TE) theory [13]. The Schottky barrier height ( $\phi_B$ ) and the ideality factor (*n*), derived from this analysis, were very similar in the two cases, with  $\phi_B = (1.24 \pm 0.03) \text{ eV}$ and  $n = 1.09 \pm 0.03$ . Instead, under reverse bias, while the diodes fabricated in the central region (Fig. 2b) exhibit a leakage current that can be described by the thermionic field emission (TFE) [14], a different trend of the reverse characteristics with a significantly higher leakage current (three decades higher) were observed in the devices fabricated in the lateral region (Fig.2d) [15].

In order to exclude a different doping level as origin of the observed electrical features, we performed C-V measurements on Schottky contacts located in the two regions. As one can see in Fig.3a, the C-V curves exhibited a very similar behavior, indicating that in the two wafer regions the upper part of the epilayers has the same doping level. Specifically, as reported in Fig.3b, the doping concentration, derived from the C-V characterization [13], is around  $1.0 \times 10^{16}$  cm<sup>-3</sup> for both



**Fig. 3.** *a*) C-V curves related to Schottky diodes in a cnetral and a lateral regions. *b*) Doping level as function of the depletion width extrapolated by the C-V curves.

regions. Hence, the anomalous trend of the leakage current observed in diodes fabricated in the lateral region cannot be attributed to a different doping of the sample.

Representative reverse characteristics of the two kinds of diodes are reported in Fig.4a. For contacts in the central region, the leakage current can be described by the TFE theory [14] (not shown here), typically used for explaining the reverse characteristics in Schottky diodes in 4H-SiC based on similar W-based metallization schemes [11,16]. Instead, it is necessary to consider different current transport mechanisms to explain the anomalous trend of the leakage current in diode in the lateral region. By considering a log-log plot of a representative reverse characteristic of this region, as reported in Fig.4b, we observed that it can be described by a power-law dependence of the current density on the applied voltage (J $\propto$ V<sup>m</sup>), with three regions characterized by a different exponent *m*. These can be identified as follows:  $m \approx 1$  below 10V, m = 7.5 for 10V < V < 30V and  $m \approx 2$  above 30V. Such behavior of the leakage current can be described by considering a space-charge-limited current



(SCLC) model [17], in the presence of а trap distribution exponentially decreasing with the distance from the conduction band edge [18]. In practice, this model predicts an ohmic behavior (m=1) at low voltage, when the density of thermally generated free carriers in the semiconductor dominating over the injected carriers from the metal. With the increasing the applied voltage, а space-charge appears, due to the filling up

**Fig. 4.** a) Representative reverse characteristics for the diodes located in the central and in the lateral regions. b) Log-log plot of the room-temperature reverse J-V characteristic for the curves of the lateral region.

of the traps in semiconductor with the carriers injected from the metal. In the third region, the quadratic dependence (m=2) can be associated to a complete filling of the traps, which can be compared to a trap-free situation, with the current ruled by the Mott–Gurney law [19].

In order to have a better understanding of the current transport mechanisms, we studied the temperature-dependence of the current-voltage characteristics, reported in Fig.5. In particular, in the intermediate regime (m=7.5), the curves J-V (reported by dashed lines) can be reproduced by the SCLC model according to the following equation

$$J = q\mu N_C \left(\frac{\varepsilon_S}{qN_0kT_t}\right)^l \frac{v^{l+1}}{L^{2l+1}} \tag{1}$$

where q is the elementary charge,  $\mu$  is the free-electron mobility, N<sub>C</sub> is the conduction-band state density,  $\epsilon_S$  is the dielectric constant of the semiconductor, N<sub>0</sub> is the trap density, k is the Boltzmann's constant, L is the thickness of spacecharge layer and l= m-1. From this equation, by choosing an arbitrary (J,V) point on the reverse characteristic, we derived N<sub>0</sub> value of 9×10<sup>18</sup> cm<sup>-3</sup> eV<sup>-1</sup> at room-temperature. In this calculation, we have considered the temperature-dependence of the exponent l=T<sub>t</sub>/T, with T<sub>t</sub> a characteristic temperature parameter related to the trap distribution [20]. Furthermore, for the highest reverse bias range, the almost temperatureindependence of the leakage current allows to suppose the existence of a tunneling mechanism through the barrier, favored by the high reverse bias that produces a band bending and thinning of the barrier.

Finally, we inspected the surface quality by  $\mu$ -PL, in order to have additional information on the origin of these trap



**Fig. 5.** Temperature-dependence of the reverse leakage current in the defective region and the simulated curves according to the SCLC model.

levels. Indeed, this characterization revealed the presence of defects, as visible in Fig. 6. Specifically, Fig.6a shows a  $\mu$ -PL intensity map related to the spectral range 425-430 nm acquired around the contact pad. We observed the presence of a PL-triangular shape defect that can be associated with the presence of single Shockley SF (1SSF) defects, probably coming from basal plane dislocations (BPDs) [21]. In addition to the triangular shape, also the PL signal peaked around 425 nm (2.92 eV),



Fig. 6. a)  $\mu$ -PL intensity map in the range 425-430nm acquired in the defective area. b) PL spectrum in the range 380-480 nm.

this experiment, we observed that these defects can extend under the pad, i.e. in the active area of the device [15].

To this investigation, we combined a morphological analysis by AFM associated with a nanoscale characterization by SCM of the electrical properties carried out in a defective region. The morphological and SCM maps are reported in Figs. 7a and 7b, respectively. The surface morphology presented the commonly features of the 4H-SiC surface. Instead, the lateral variation of the capacitive signal in the SCM map indicates a local charge density variation. This can be due either to a local difference in the active dopant concentration in the epitaxy or to charges trapping in the near surface-region of the defect. However, the C–V characterization presented above allowed to exclude a different incorporation of active dopants in the defective and defect free regions. Hence, the locally increased in the SCM signal can be ascribed to trapped charges in the surface region and these can be at the origin of the trap level in the SCLC model, giving the anomalous behavior of the leakage current.

clearly visible in the PL spectrum reported in Fig.6b and acquired in the center of the triangular defect, is consistent with the 1SSF defect, usually observed in epitaxial 4H-SiC layers [21]. We performed this kind of measurements also on a metal pad, after removing intentionally a metal strip to enable the laser penetrating in the material. From



**Fig. 7.** a) AFM morphological and b) the associated SCM maps, acquired in a defective area.

### Summary

In this work, we have studied the effects of defects (SFs) on the electrical properties of 4H-SiC Schottky diodes under both forward and reverse bias, focusing on the anomalous behavior of the leakage current in the presence of stacking faults. The diodes were fabricated in two different samples, extracted from a central and lateral region of a 4H-SiC wafer. While the forward characteristics of the two set of diodes fabricated in the different regions obeyed to the thermionic emission theory, an anomalous leakage current trend was observed in the diodes fabricated in the lateral region. After excluding a variation of doping for the two cases by analyzing the C-V characteristics for the diodes in lateral region, the anomalous increase of the leakage current was explained by considering a space-charge limited current (SCLC) theory. The model takes into account the presence of a trap distribution in the bandgap of 4H-SiC, whose origin can be associated to the 1SSF presence, as confirmed by photoluminescence measurements. Also, AFM and SCM analyses confirmed a variation of the local charge density in the defect area due to charge trapping. The weak temperature dependence of the reverse current at high voltage suggests that a carrier tunneling mechanism can be also present. This work can be useful to explain the defect impact on the electrical characteristics of 4H-SiC Schottky diodes.

## Acknowledgements

The authors would like to acknowledge S. Di Franco for technical support in devices processing and G. Greco for useful discussion. The European Union (Next Generation EU), through the MUR-PNRR project SAMOTHRACE (ECS00000022) is acknowledged for funding this research. Part of the activity was conducted in the framework of the European ECSEL JU project REACTION (Grant Agreement No. 783158), using the facilities of the Italian Infrastructure Beyond-Nano.

#### References

- [1] M. Vivona, F. Giannazzo, F. Roccaforte, Materials 15 (2022) 298.
- [2] F. Roccaforte, G. Brezeanu, P. M. Gammon, F. Giannazzo, S. Rascunà, M. Saggio, in Advancing Silicon Carbide Electronics Technology I; Zekentes, K., Vasilevskiy, K., Eds.; Materials Research Foundations LLC: Millersville, PA, USA, 37 (2018) 127.
- [3] F. Roccaforte, P. Fiorenza, G. Greco, M. Vivona, R. Lo Nigro, F. Giannazzo, A. Patti, M. Saggio, Appl. Surf. Sci. 301 (2014) 9.
- [4] F. Roccaforte, P. Fiorenza, G. Greco, R. Lo Nigro, F. Giannazzo, F. Iucolano, M. Saggio, Microelectron Eng. 187-188 (2018) 66.
- [5] M. Skowronski, S. Ha, J. Appl. Phys. 99 (2006) 011101.
- [6] K. Kojima, T. Ohno, T, Fujimoto, M. Katsuno, N. Othani et al., Appl. Phys. Lett. 81 (2002) 2974.
- [7] J. Takahashi, N. Ohtani, M. Katsuno, S- Shinoyama, Mater. Sci. Forum 264-268 (1998) 25.
- [8] K. Konishi, S. Nakata, Y. Nakaki, Y. Nakao, A. Nagae, T. Tanaka, Y. Nakamura, Y. Toyoda, H. Sumitani, T. Oomori, Jpn. J. Appl. Phys., Part1 52 (2013) 04CP05.
- [9] H. Fujiwara, T. Kimoto, T. Tojo, H. Matsunami, Appl. Phys. Lett. 87 (2005) 051912.
- [10] M. Vivona, G. Greco, F. Giannazzo, R. Lo Nigro, S. Rascunà, M. Saggio, F. Roccaforte, Semicond. Sci. Technol. 29 (2014) 075018.
- [11] M. Vivona, G. Bellocchi, R. Lo Nigro, S. Rascunà and F. Roccaforte, Semicond. Sci. Technol. 37 (2022) 015012.
- [12] P. Fiorenza, M. S. Alessandrino, B. Carbone, A. Russo, F. Roccaforte, F. Giannazzo, Nanomaterials 11 (2021) 1626.

- [13] S. M. Sze, K. N. Kwok, Physics of Semiconductor Devices (John Wiley & Sons, Hoboken, NJ, (2007)
- [14] F. A. Padovani, R. Stratton, Solid-State Electron. 9 (1966) 695.
- [15] M. Vivona, P. Fiorenza, V. Scuderi, F. La Via, F. Giannazzo, F. Roccaforte, Appl. Phys. Lett. 123 (2023) 072101.
- [16] M. Vivona, G. Greco, G. Bellocchi, L. Zumbo, S. Di Franco, M. Saggio, S. Rascunà, F Roccaforte, J. Phys. D: Appl. Phys. 54 (2021) 055101.
- [17] A. Rose, Phys. Rev. 97 (1954) 1538.
- [18] P. Mark, W. Helfrich, J. Appl. Phys. 33 (1962) 205.
- [19] J. A. Röhr, D. Moia, S. A. Haque, T. Kirchartz, J. Nelson, J. Phys.: Condens. Matter 30 (2018) 105901.
- [20] S. Ashok, A. Lester, S. J. Fonash, IEEE Electron. Device Lett. 1 (1980) 200.
- [21] T. Kimoto, H. Watanabe, Appl. Phys. Express 13 (2020) 120101.