The idea of performing multiplication of n-bit binary numbers using hardware based on residue number systems is considered. This paper develops a design of VLSI chip deriving area and time upper bounds of a n-bit multiplier. To perform multiplication using residue arithmetic 3 residue representation numbers are converted from binary to and result is reconverted to after the residue multiplications the original notation. It is seen that the proposed design requires an area A=O(n and an execution time T=O(log2 nJ .2 logn)

A VLSI binary multiplier using residue number systems

1982

Abstract

The idea of performing multiplication of n-bit binary numbers using hardware based on residue number systems is considered. This paper develops a design of VLSI chip deriving area and time upper bounds of a n-bit multiplier. To perform multiplication using residue arithmetic 3 residue representation numbers are converted from binary to and result is reconverted to after the residue multiplications the original notation. It is seen that the proposed design requires an area A=O(n and an execution time T=O(log2 nJ .2 logn)
1982
Istituto di Scienza e Tecnologie dell'Informazione "Alessandro Faedo" - ISTI
VLSI binary multiplier
Residue number systems
File in questo prodotto:
File Dimensione Formato  
prod_421208-doc_149455.pdf

solo utenti autorizzati

Descrizione: A VLSI binary multiplier using residue number systems
Dimensione 467.94 kB
Formato Adobe PDF
467.94 kB Adobe PDF   Visualizza/Apri   Richiedi una copia

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/20.500.14243/410348
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus ND
  • ???jsp.display-item.citation.isi??? ND
social impact