Novel computed and experimental results are achieved with addressing modes capable of video rate speed with equal selection and data voltages and a commercially available PLC mixtures. Total voltage requirements for integrated circuit drivers is strongly reduced and is now made compatible with existing STN driver technology. A new automatic fit procedure, necessary for fast evaluation of cell parameter and subsequent simulation of cell behavior under matrix addressing, is also described. © 1998 OPA (Overseas Publishers Association) N.V.

Video speed low total voltage matrix addressing technique for SSFLC displays

Beccherelli R;
1998

Abstract

Novel computed and experimental results are achieved with addressing modes capable of video rate speed with equal selection and data voltages and a commercially available PLC mixtures. Total voltage requirements for integrated circuit drivers is strongly reduced and is now made compatible with existing STN driver technology. A new automatic fit procedure, necessary for fast evaluation of cell parameter and subsequent simulation of cell behavior under matrix addressing, is also described. © 1998 OPA (Overseas Publishers Association) N.V.
1998
Addressing technique
Cell behaviors
Cell parameter
Equal voltages
matrix
STN driver technology compatibility
Video rates
Voltage requirement
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/20.500.14243/212117
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 1
  • ???jsp.display-item.citation.isi??? ND
social impact