Here, we report on the use of nanostructured porous-silicon (PS) technology as an alternative to standard technologies to increase the breakdown voltage VBR of silicon-based integrated solid-state diodes, while leaving the on-state resistance Ron unaltered. Specifically, we show that integration of nanostructured porous silicon in the high-field regions of a standard diode allows a significant increase of the breakdown voltage (VBR > 65 V) to be achieved with respect to a reference diode (VBR = 25 V) under reverse-bias operation. On the other hand, the electrical characteristics of the diode under forward-bias operation are not affected by the presence of nanostructured PS, with Ron changing of only a few percent. If we define as figure-of-merit (FoM) the ratio VBR/RON, the presence of PS allows the FoM to be improved of a factor of 3. We argue that the nanostructured nature of PS reduces the mean-free path of charge carriers accelerated in high-field regions of the diode reducing, in turn, carrier velocity developed for a given applied voltage under reverse-bias operation.

Improving the figure-of-merit of integrated solid-state diodes through the use of nanostructured porous silicon

Barillaro G
2018

Abstract

Here, we report on the use of nanostructured porous-silicon (PS) technology as an alternative to standard technologies to increase the breakdown voltage VBR of silicon-based integrated solid-state diodes, while leaving the on-state resistance Ron unaltered. Specifically, we show that integration of nanostructured porous silicon in the high-field regions of a standard diode allows a significant increase of the breakdown voltage (VBR > 65 V) to be achieved with respect to a reference diode (VBR = 25 V) under reverse-bias operation. On the other hand, the electrical characteristics of the diode under forward-bias operation are not affected by the presence of nanostructured PS, with Ron changing of only a few percent. If we define as figure-of-merit (FoM) the ratio VBR/RON, the presence of PS allows the FoM to be improved of a factor of 3. We argue that the nanostructured nature of PS reduces the mean-free path of charge carriers accelerated in high-field regions of the diode reducing, in turn, carrier velocity developed for a given applied voltage under reverse-bias operation.
2018
Istituto di Elettronica e di Ingegneria dell'Informazione e delle Telecomunicazioni - IEIIT
9781607685395
Bias voltage; Diodes; Electric breakdown; Porous silicon
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/20.500.14243/343120
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 0
  • ???jsp.display-item.citation.isi??? ND
social impact