A promising application of comparison-based system-level diagnosis is the testing of VLSI chips during manufacture. However, existing comparison models essentially overlook the test invalidation owing to the physical faults in the comparators. A comparison model is proposed that takes into account faults affecting the comparators and the syndrome generation circuitry. A comparator test session is described that is capable of detecting any combination of stuck-at faults in the diagnostic-circuitry. This test requires units on the wafer to use independent test inputs which can be satisfied at a small wafer design cost.
Wafer-scale diagnosis tolerating comparator faults
Santi P
1999
Abstract
A promising application of comparison-based system-level diagnosis is the testing of VLSI chips during manufacture. However, existing comparison models essentially overlook the test invalidation owing to the physical faults in the comparators. A comparison model is proposed that takes into account faults affecting the comparators and the syndrome generation circuitry. A comparator test session is described that is capable of detecting any combination of stuck-at faults in the diagnostic-circuitry. This test requires units on the wafer to use independent test inputs which can be satisfied at a small wafer design cost.| File | Dimensione | Formato | |
|---|---|---|---|
|
prod_407816-doc_142982.pdf
solo utenti autorizzati
Descrizione: Wafer-scale diagnosis tolerating comparator faults
Tipologia:
Versione Editoriale (PDF)
Dimensione
519.5 kB
Formato
Adobe PDF
|
519.5 kB | Adobe PDF | Visualizza/Apri Richiedi una copia |
I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.


