We propose a technique for performing the manufacturing test of integrated circuits in a wafer which consists in exercising all the chips with the same test sequence and in comparing the outputs of an appropriate set of chip pairs. The comparison outcomes are collected by a test computer, which uses this information to identify the good chips. Identification is correct under conditions which are very likely to hold and almost all good chips are very likely to be identified. Since the chips can be tested in parallel and the time to perform the identification algorithm is negligible. this approach greatly reduces the time needed to perform the manufacturing test. The role of the test computer is essentially limited to collecting and processing the comparison outcomes and the test can proceed at the maximum allowable speed of the circuits under test.

Self-test of integrated circuit wafers

1996

Abstract

We propose a technique for performing the manufacturing test of integrated circuits in a wafer which consists in exercising all the chips with the same test sequence and in comparing the outputs of an appropriate set of chip pairs. The comparison outcomes are collected by a test computer, which uses this information to identify the good chips. Identification is correct under conditions which are very likely to hold and almost all good chips are very likely to be identified. Since the chips can be tested in parallel and the time to perform the identification algorithm is negligible. this approach greatly reduces the time needed to perform the manufacturing test. The role of the test computer is essentially limited to collecting and processing the comparison outcomes and the test can proceed at the maximum allowable speed of the circuits under test.
1996
Istituto di Scienza e Tecnologie dell'Informazione "Alessandro Faedo" - ISTI
Wafer-scale test
Built-in test
Self-test
System-level diagnosis
File in questo prodotto:
File Dimensione Formato  
prod_411196-doc_144799.pdf

solo utenti autorizzati

Descrizione: Self-test of integrated circuit wafers
Tipologia: Versione Editoriale (PDF)
Dimensione 4.65 MB
Formato Adobe PDF
4.65 MB Adobe PDF   Visualizza/Apri   Richiedi una copia

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/20.500.14243/394074
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus ND
  • ???jsp.display-item.citation.isi??? ND
social impact