The idea of performing multiplication of n-bit binary numbers using a hardware based on residue number systems is considered. This paper develops the design of a VLSI chip deriving area and time upper bounds of an-bit multiplier. To perform multiplication using residue ari thmetic, numbers are converted from binary to residue representation and, after residue multiplication, the result is reconvert- ed to the original notation. It is shown that the proposed design requires an 2 area A=O(n log n) and an execution time 2 T=O(log n).

A VLSI binary multiplier using residue number systems

1982

Abstract

The idea of performing multiplication of n-bit binary numbers using a hardware based on residue number systems is considered. This paper develops the design of a VLSI chip deriving area and time upper bounds of an-bit multiplier. To perform multiplication using residue ari thmetic, numbers are converted from binary to residue representation and, after residue multiplication, the result is reconvert- ed to the original notation. It is shown that the proposed design requires an 2 area A=O(n log n) and an execution time 2 T=O(log n).
1982
Istituto di Scienza e Tecnologie dell'Informazione "Alessandro Faedo" - ISTI
VLSI binary multiplier
Residue number systems
File in questo prodotto:
File Dimensione Formato  
prod_421329-doc_149536.pdf

solo utenti autorizzati

Descrizione: A VLSI binary multiplier using residue number systems
Tipologia: Versione Editoriale (PDF)
Dimensione 614.89 kB
Formato Adobe PDF
614.89 kB Adobe PDF   Visualizza/Apri   Richiedi una copia

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/20.500.14243/403218
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 1
  • ???jsp.display-item.citation.isi??? ND
social impact