Van der Pauw devices have been fabricated by double ion implantation processes, namely P and Al co-implantation. Similarly to the source area in a SiC VD-MOSFET, a 5 × 10 cm P plateau is formed on the top of a buried 3 × 10 cm Al distribution for electrical isolation from the n epilayer. The post implantation annealing temperature was 1600 °C. Annealing times equal to 30 min and 300 min have been compared. The increase of the annealing time produces both an increase of electron density as well as electron mobility. For comparison a HPSI 4H-SiC wafer, 1×10 cm P ion implanted and 1700 °C annealed for 30 min was also characterized.

Ion implanted phosphorous for 4H-SiC VDMOSFETs source regions: Effect of the post implantation annealing time

Nipoti Roberta;Boldrini Virginia;Pizzochero Giulio;
2020

Abstract

Van der Pauw devices have been fabricated by double ion implantation processes, namely P and Al co-implantation. Similarly to the source area in a SiC VD-MOSFET, a 5 × 10 cm P plateau is formed on the top of a buried 3 × 10 cm Al distribution for electrical isolation from the n epilayer. The post implantation annealing temperature was 1600 °C. Annealing times equal to 30 min and 300 min have been compared. The increase of the annealing time produces both an increase of electron density as well as electron mobility. For comparison a HPSI 4H-SiC wafer, 1×10 cm P ion implanted and 1700 °C annealed for 30 min was also characterized.
2020
Istituto per la Microelettronica e Microsistemi - IMM
9783035715798
Al and P co-implantation
MOSFET
P ion implantation
Post implantation annealing
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/20.500.14243/421570
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 2
  • ???jsp.display-item.citation.isi??? ND
social impact