Van der Pauw devices have been fabricated by double ion implantation processes, namely P and Al co-implantation. Similarly to the source area in a SiC VD-MOSFET, a 5 × 10 cm P plateau is formed on the top of a buried 3 × 10 cm Al distribution for electrical isolation from the n epilayer. The post implantation annealing temperature was 1600 °C. Annealing times equal to 30 min and 300 min have been compared. The increase of the annealing time produces both an increase of electron density as well as electron mobility. For comparison a HPSI 4H-SiC wafer, 1×10 cm P ion implanted and 1700 °C annealed for 30 min was also characterized.
Ion implanted phosphorous for 4H-SiC VDMOSFETs source regions: Effect of the post implantation annealing time
Nipoti Roberta;Boldrini Virginia;Canino Marica;Pizzochero Giulio;
2020
Abstract
Van der Pauw devices have been fabricated by double ion implantation processes, namely P and Al co-implantation. Similarly to the source area in a SiC VD-MOSFET, a 5 × 10 cm P plateau is formed on the top of a buried 3 × 10 cm Al distribution for electrical isolation from the n epilayer. The post implantation annealing temperature was 1600 °C. Annealing times equal to 30 min and 300 min have been compared. The increase of the annealing time produces both an increase of electron density as well as electron mobility. For comparison a HPSI 4H-SiC wafer, 1×10 cm P ion implanted and 1700 °C annealed for 30 min was also characterized.File | Dimensione | Formato | |
---|---|---|---|
MSF.1004.698.pdf
non disponibili
Tipologia:
Versione Editoriale (PDF)
Licenza:
NON PUBBLICO - Accesso privato/ristretto
Dimensione
708.95 kB
Formato
Adobe PDF
|
708.95 kB | Adobe PDF | Visualizza/Apri Richiedi una copia |
I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.