The interfacial electrical properties of deposited oxide (SiO2) onto cubic silicon carbide (3C-SiC) were investigated after different post-oxide deposition annealing (PDA) by means of metal-oxide-semiconductor (MOS) capacitors and nanoscale capacitance mapping. The deposited oxides subjected to PDA at 450 °C in either nitrogen or forming gas showed a reduction of the interface and oxide traps, as well as an improved oxide field strength compared to the thermally grown insulating layer. Spatially resolved nanoscale capacitance mapping performed onto the oxide surface revealed that the density of the electrically active stacking faults (SFs) in 3C-SiC is diminished by appropriate PDA. The results pave the way to obtain an ideal SiO2/3C-SiC system suitable for power device applications.

Electrical passivation of stacking-fault crystalline defects in MOS capacitors on cubic silicon carbide (3C-SiC) by post-deposition annealing

Fiorenza P
;
Maiolo L;Fortunato G;La Via F;Giannazzo F;Roccaforte F
2022

Abstract

The interfacial electrical properties of deposited oxide (SiO2) onto cubic silicon carbide (3C-SiC) were investigated after different post-oxide deposition annealing (PDA) by means of metal-oxide-semiconductor (MOS) capacitors and nanoscale capacitance mapping. The deposited oxides subjected to PDA at 450 °C in either nitrogen or forming gas showed a reduction of the interface and oxide traps, as well as an improved oxide field strength compared to the thermally grown insulating layer. Spatially resolved nanoscale capacitance mapping performed onto the oxide surface revealed that the density of the electrically active stacking faults (SFs) in 3C-SiC is diminished by appropriate PDA. The results pave the way to obtain an ideal SiO2/3C-SiC system suitable for power device applications.
2022
Istituto per la Microelettronica e Microsistemi - IMM
stacking-fault crystalline defects
3C-SiC
MOS capacitors
post-deposition annealing
File in questo prodotto:
File Dimensione Formato  
prod_481782-doc_198153.pdf

solo utenti autorizzati

Descrizione: Electrical passivation of stacking-fault crystalline defects in MOS capacitors on cubic silicon carbide (3C-SiC) by postdeposition annealing
Tipologia: Versione Editoriale (PDF)
Licenza: NON PUBBLICO - Accesso privato/ristretto
Dimensione 2.05 MB
Formato Adobe PDF
2.05 MB Adobe PDF   Visualizza/Apri   Richiedi una copia
3C-SiC_MOS_ROMA_rev_post-print.pdf

accesso aperto

Tipologia: Documento in Post-print
Licenza: Creative commons
Dimensione 827.81 kB
Formato Adobe PDF
827.81 kB Adobe PDF Visualizza/Apri

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/20.500.14243/433875
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 5
  • ???jsp.display-item.citation.isi??? 4
social impact